Senior ASIC RTL Engineer, Silicon
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
Minimum qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 8 years of experience with digital logic design principles, RTL design concepts, and languages (e.g., Verilog or SystemVerilog).
- 8 years of experience with logic synthesis techniques to optimize RTL code, performance, and power, as well as low-power design techniques.
- Experience with high-performance design and multi-power domains with clocking.
Preferred qualifications:
- Master's or PhD degree in Electrical Engineering, Computer Engineering, or Computer Science.
- Experience with ASIC or FPGA design verification, synthesis, timing/power analysis, and DFT.
- Experience with ASIC design methodologies for front quality checks (e.g., Lint, CDC/RDC).
- Experience in high-performance design, multi-power domains with clocking, and multiple SoCs with silicon success.
- Knowledge of memory compression, fabric, coherence, cache, or DRAM.